| | |
| | | /* Reset and Clock Control */ |
| | | /* */ |
| | | /******************************************************************************/ |
| | | |
| | | /* |
| | | * @brief Specific device feature definitions (not present on all devices in the STM32L0 family) |
| | | */ |
| | | #define RCC_HSI48_SUPPORT /*!< HSI48 feature support */ |
| | | #define RCC_HSECSS_SUPPORT /*!< HSE CSS feature activation support */ |
| | | #define RCC_MCO3_SUPPORT /*!<Support MCO3 */ |
| | | #define RCC_MCO3_AF2_SUPPORT /*!<Support MCO3 on Alternate Function AF0 */ |
| | | |
| | | /******************** Bit definition for RCC_CR register ********************/ |
| | | #define RCC_CR_HSION_Pos (0U) |
| | |
| | | /* |
| | | * @brief Specific device feature definitions (not present on all devices in the STM32L0 family) |
| | | */ |
| | | #if defined (STM32L071xx) || defined (STM32L072xx) || defined (STM32L073xx) \ |
| | | || defined (STM32L081xx) || defined (STM32L082xx) || defined (STM32L083xx) |
| | | #define TIM_TIM2_REMAP_HSI_SUPPORT /*!<Support remap HSI on TIM2 */ |
| | | #define TIM_TIM2_REMAP_HSI48_SUPPORT /*!<Support remap HSI48 on TIM2 */ |
| | | #else |
| | | #define TIM_TIM2_REMAP_HSI48_SUPPORT /*!<Support remap HSI48 on TIM2 */ |
| | | #endif |
| | | |
| | | /******************* Bit definition for TIM_CR1 register ********************/ |
| | | #define TIM_CR1_CEN_Pos (0U) |
| | |
| | | ((INSTANCE) == TIM3) || \ |
| | | ((INSTANCE) == TIM21) || \ |
| | | ((INSTANCE) == TIM22)) |
| | | |
| | | /****************** TIM Instances : supporting synchronization ****************/ |
| | | #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE) |
| | | |
| | | /******************* TIM Instances : output(s) OCXEC register *****************/ |
| | | #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |